| /testbench/Reset <sup>[</sup>          |          |          |          |          |          |          |          |          |          |     |              |     | I  |          |
|----------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----|--------------|-----|----|----------|
| /testbench/Clk <sub>[</sub>            | -        |          |          |          |          |          | -        |          |          | _   |              |     |    |          |
| /testbench/Proccessor/PC/PC_Out        | 0        | 1        | <u> </u> | 2        |          | 3        | †        | 4        | <u> </u> | 5   |              | 6   |    | 7        |
| /testbench/Proccessor/IM/Instr         | 28655648 | 18171938 |          | 27807776 |          | 0        | <u> </u> |          |          |     |              |     |    |          |
| /testbench/Proccessor/RF/Read_Addr_1   | 0        | 13       |          | 8        |          | 13       | †        | 0        |          |     |              |     |    | -        |
| /testbench/Proccessor/RF/Read_Addr_2   | 0        | 21       |          | -        | ‡        | 8        | †        | 0        |          |     |              |     |    | ·        |
| /testbench/Proccessor/RF/Read_Data_1   | 0        | <u> </u> | 13       |          | 8        | <u> </u> | 13       |          |          |     |              |     |    | ·        |
| /testbench/Proccessor/RF/Read_Data_2   | 0        | <u> </u> | 21       | -        | <u> </u> |          | 8        |          |          |     |              |     |    | ·        |
| /testbench/Proccessor/SEU/Data_Out     | 0        | 16416    |          | 18466    | <u> </u> | 20512    | †        | 0        |          |     |              |     |    | ·        |
| /testbench/Proccessor/ALU/OP1          | 0        |          |          | 13       |          | 34       |          | 13       |          |     |              |     |    |          |
| /testbench/Proccessor/ALU/OP2          | 0        |          |          | 21       |          |          |          | 34       |          | 8   |              |     |    |          |
| /testbench/Proccessor/ALU/ALU_Result   | 0        | <u> </u> |          | 34       |          | 13       | †        | 47       | , ,      | 21  |              |     |    |          |
| /testbench/Proccessor/RF/RegWrite      | <u> </u> | <u> </u> |          |          |          | 1        | <u></u>  | <u> </u> |          |     | <del>·</del> |     |    | <u> </u> |
| /testbench/Proccessor/RF/Write_Addr    | 0        | <u> </u> |          |          |          |          | ‡ 7      | 8        |          | 9   | <del></del>  | 10  | Ì  | 0        |
| /testbench/Proccessor/RF/Write_Data    | 0        | <u> </u> |          |          |          |          | ‡ 7      | 34       |          | 13  | <del></del>  | 47  | Ì  | 21       |
| /testbench/Proccessor/FW/FORWARD_Out_1 | 00       |          |          |          | 1        | 10       |          | 00       |          |     |              |     |    |          |
| /testbench/Proccessor/FW/FORWARD_Out_2 | 00       |          |          |          | 1        |          |          | 01       |          | 00  |              |     |    |          |
|                                        | ,        | ,        |          |          |          |          |          |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | ,        |          |          |          |          |          |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | ,        |          |          |          |          |          |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | 1        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        | ,        | '        |          |          |          |          | 1        |          |          |     | İ            |     |    |          |
|                                        |          | '        |          |          |          |          |          |          |          |     | ı            |     |    |          |
| 0                                      | ps       | 100      | 0 ps     | 200      | 0 ps     | 30       | 00 ps    | 400      | ) ps     | 500 | ps           | 600 | ps | 700 ps   |